System-Level Design Techniques for Energy-Efficient Embedded Systems
SpringerSivumäärä: 194 sivuaAsu: Pehmeäkantinen kirjaPainos: 2004Julkaisuvuosi: 2010, 05.11.2010 (lisätietoa)Kieli: Englanti System-Level Design Techniques for Energy-Efficient Embedded Systems addresses the development and validation of co-synthesis techniques that allow an effective design of embedded systems with low energy dissipation. The book provides an overview of a system-level co-design flow, illustrating through examples how system performance is influenced at various steps of the flow including allocation, mapping, and scheduling. The book places special emphasis upon system-level co-synthesis techniques for architectures that contain voltage scalable processors, which can dynamically trade off between computational performance and power consumption. Throughout the book, the introduced co-synthesis techniques, which target both single-mode systems and emerging multi-mode applications, are applied to numerous benchmarks and real-life examples including a realistic smart phone.
Tilaustuote | Arvioimme, että tuote lähetetään meiltä noin 4-5 viikossa |
Tilaa jouluksi viimeistään 27.11.2024