Design, Analysis and Test of Logic Circuits Under Uncertainty
Logic circuits are becoming increasingly susceptible to probabilistic behavior caused by external radiation and process variation. In addition, inherently probabilistic quantum- and nano-technologies are on the horizon as we approach the limits of CMOS scaling. Ensuring the reliability of such circuits despite the probabilistic behavior is a key challenge in IC design---one that necessitates a fundamental, probabilistic reformulation of synthesis and testing techniques. This monograph will present techniques for analyzing, designing, and testing logic circuits with probabilistic behavior.
Tilaustuote | Arvioimme, että tuote lähetetään meiltä noin 4-5 viikossa |
Tilaa jouluksi viimeistään 27.11.2024