ASIC and FPGA Verification - A Guide to Component Modeling
Richard Munden demonstrates how to create and use simulation models for verifying ASIC and FPGA designs and board-level designs that use off-the-shelf digital components. Based on the VHDL/VITAL standard, these models include timing constraints and propagation delays that are required for accurate verification of today’s digital designs.
ASIC and FPGA Verification: A Guide to Component Modeling expertly illustrates how ASICs and FPGAs can be verified in the larger context of a board or a system. It is a valuable resource for any designer who simulates multi-chip digital designs.
Tilaustuote | Arvioimme, että tuote lähetetään meiltä noin 1-3 viikossa. |
Tilaa jouluksi viimeistään 27.11.2024. Tuote ei välttämättä ehdi jouluksi.