SULJE VALIKKO

avaa valikko

Greg Edlund | Akateeminen Kirjakauppa

Haullasi löytyi yhteensä 6 tuotetta
Haluatko tarkentaa hakukriteerejä?



Timing Analysis and Simulation for Signal Integrity Engineers
Greg Edlund
(2007)
Kovakantinen kirja
68,60
Tuotetta lisätty
ostoskoriin kpl
Siirry koriin
Signal Integrity Engineer's Companion
Geoff Lawday; David Ireland; Greg Edlund
(2008)
Kovakantinen kirja
86,10
Tuotetta lisätty
ostoskoriin kpl
Siirry koriin
Kulturgräns norr Studier av kulturella förändringsprocesser på ett nordskandinaviskt område
Lars-Erik Edlund; Anna Karolina Greggas
Umeå Universitet (2000)
Pehmeäkantinen kirja
5,90
Tuotetta lisätty
ostoskoriin kpl
Siirry koriin
Kontinuitet och förändring i regionala rum Förhandlingar från ett symposium arrangerat av "Kulturgräns norr" den 15-16 mars 1999
Anna Karolina Greggas; Lars-Erik Edlund
Umeå Universitet (2000)
Pehmeäkantinen kirja
5,50
Tuotetta lisätty
ostoskoriin kpl
Siirry koriin
Kulturmöten i Lappmarken Förhandlingar från ett symposium i Vilhelmina den 28-29 september 2000
Anna Karolina Greggas; Lars-Erik Edlund
Umeå Universitet (2001)
Pehmeäkantinen kirja
5,50
Tuotetta lisätty
ostoskoriin kpl
Siirry koriin
Signal Integrity Engineer's Companion (paperback), A - Real-Time Test and Measurement and Design Simulation
Geoff Lawday; David Ireland; Greg Edlund
Pearson Education (US) (2013)
Pehmeäkantinen kirja
77,50
Tuotetta lisätty
ostoskoriin kpl
Siirry koriin
Timing Analysis and Simulation for Signal Integrity Engineers
68,60 €
Sivumäärä: 272 sivua
Asu: Kovakantinen kirja
Julkaisuvuosi: 2007, 22.10.2007 (lisätietoa)
Kieli: Englanti

Every day, companies call upon their signal integrity engineers to make difficult decisions about design constraints and timing margins. Can I move these wires closer together? How many holes can I drill in this net? How far apart can I place these chips? Each design is unique: there’s no single recipe that answers all the questions. Today’s designs require ever greater precision, but design guides for specific digital interfaces are by nature conservative. Now, for the first time, there’s a complete guide to timing analysis and simulation that will help you manage the tradeoffs between signal integrity, performance, and cost.

 

Writing from the perspective of a practicing SI engineer and team lead, Greg Edlund of IBM presents deep knowledge and quantitative techniques for making better decisions about digital interface design. Edlund shares his insights into how and why digital interfaces fail, revealing how fundamental sources of pathological effects can combine to create fault conditions. You won’t just learn Edlund’s expert techniques for avoiding failures: you’ll learn how to develop the right approach for your own projects and environment.

 

Coverage includes

•  Systematically ensure that interfaces will operate with positive timing margin over the product’s lifetime–without incurring excess cost

•  Understand essential chip-to-chip timing concepts in the context of signal integrity

•  Collect the right information upfront, so you can analyze new designs more effectively

•  Review the circuits that store information in CMOS state machines–and how they fail

•  Learn how to time common-clock, source synchronous, and high-speed serial transfers

•  Thoroughly understand how interconnect electrical characteristics affect timing: propagation delay, impedance profile, crosstalk, resonances, and frequency-dependent loss

•  Model 3D discontinuities using electromagnetic field solvers

•  Walk through four case studies: coupled differential vias, land grid array connector, DDR2 memory data transfer, and PCI Express channel

•  Appendices present a refresher on SPICE modeling and a high-level conceptual framework for electromagnetic field behavior

Objective, realistic, and practical, this is the signal integrity resource engineers have been searching for.

 

Preface xiii

Acknowledgments xvi

About the Author xix

About the Cover xx

 

Chapter 1: Engineering Reliable Digital Interfaces 1

Chapter 2: Chip-to-Chip Timing 13

Chapter 3: Inside IO Circuits 39

Chapter 4: Modeling 3D Discontinuities 73

Chapter 5: Practical 3D Examples 101

Chapter 6: DDR2 Case Study 133

Chapter 7: PCI Express Case Study 175

 

Appendix A: A Short CMOS and SPICE Primer 209

Appendix B: A Stroll Through 3D Fields 219

 

Endnotes 233

Index 235

 



Loppuunmyyty
Myymäläsaatavuus
Helsinki
Tapiola
Turku
Tampere
Timing Analysis and Simulation for Signal Integrity Engineerszoom
Näytä kaikki tuotetiedot
ISBN:
9780132365048
Sisäänkirjautuminen
Kirjaudu sisään
Rekisteröityminen
Oma tili
Omat tiedot
Omat tilaukset
Omat laskut
Lisätietoja
Asiakaspalvelu
Tietoa verkkokaupasta
Toimitusehdot
Tietosuojaseloste