SULJE VALIKKO

avaa valikko

Berkane Bachir Berkane | Akateeminen Kirjakauppa

Haullasi löytyi yhteensä 3 tuotetta
Haluatko tarkentaa hakukriteerejä?



Hierarchical Annotated Action Diagrams - An Interface-Oriented Specification and Verification Method
Eduard Cerny; Bachir Berkane; Pierre Girodias; Karim Khordoc
Springer (1998)
Kovakantinen kirja
97,90
Tuotetta lisätty
ostoskoriin kpl
Siirry koriin
Hierarchical Annotated Action Diagrams - An Interface-Oriented Specification and Verification Method
Eduard Cerny; Bachir Berkane; Pierre Girodias; Karim Khordoc
Springer-Verlag New York Inc. (2012)
Pehmeäkantinen kirja
97,90
Tuotetta lisätty
ostoskoriin kpl
Siirry koriin
Hierarchical Annotated Action Diagrams
Cerny Eduard Cerny; Berkane Bachir Berkane; Girodias Pierre Girodias
Springer Nature B.V. (2011)
Pehmeäkantinen kirja
115,00
Tuotetta lisätty
ostoskoriin kpl
Siirry koriin
Hierarchical Annotated Action Diagrams - An Interface-Oriented Specification and Verification Method
97,90 €
Springer
Sivumäärä: 211 sivua
Asu: Kovakantinen kirja
Painos: 1998
Julkaisuvuosi: 1998, 31.10.1998 (lisätietoa)
Kieli: Englanti
Standardization of hardware description languages and the availability of synthesis tools has brought about a remarkable increase in the productivity of hardware designers. Yet design verification methods and tools lag behind and have difficulty in dealing with the increasing design complexity. This may get worse because more complex systems are now constructed by (re)using Intellectual Property blocks developed by third parties. To verify such designs, abstract models of the blocks and the system must be developed, with separate concerns, such as interface communication, functionality, and timing, that can be verified in an almost independent fashion. Standard Hardware Description Languages such as VHDL and Verilog are inspired by procedural `imperative' programming languages in which function and timing are inherently intertwined in the statements of the language. Furthermore, they are not conceived to state the intent of the design in a simple declarative way that contains provisions for design choices, for stating assumptions on the environment, and for indicating uncertainty in system timing.
Hierarchical Annotated Action Diagrams: An Interface-Oriented Specification and Verification Method presents a description methodology that was inspired by Timing Diagrams and Process Algebras, the so-called Hierarchical Annotated Diagrams. It is suitable for specifying systems with complex interface behaviors that govern the global system behavior. A HADD specification can be converted into a behavioral real-time model in VHDL and used to verify the surrounding logic, such as interface transducers. Also, function can be conservatively abstracted away and the interactions between interconnected devices can be verified using Constraint Logic Programming based on Relational Interval Arithmetic.
Hierarchical Annotated Action Diagrams: An Interface-Oriented Specification and Verification Method is ofinterest to readers who are involved in defining methods and tools for system-level design specification and verification. The techniques for interface compatibility verification can be used by practicing designers, without any more sophisticated tool than a calculator.

Tuotetta lisätty
ostoskoriin kpl
Siirry koriin
LISÄÄ OSTOSKORIIN
Tilaustuote | Arvioimme, että tuote lähetetään meiltä noin 4-5 viikossa | Tilaa jouluksi viimeistään 27.11.2024
Myymäläsaatavuus
Helsinki
Tapiola
Turku
Tampere
Hierarchical Annotated Action Diagrams - An Interface-Oriented Specification and Verification Method
Näytä kaikki tuotetiedot
Sisäänkirjautuminen
Kirjaudu sisään
Rekisteröityminen
Oma tili
Omat tiedot
Omat tilaukset
Omat laskut
Lisätietoja
Asiakaspalvelu
Tietoa verkkokaupasta
Toimitusehdot
Tietosuojaseloste